楼主: eastriver
1035 0

[学习分享] Mixed-size concurrency: ARM, POWER, C/C++11, and SC [推广有奖]

  • 0关注
  • 17粉丝

已卖:2108份资源

讲师

61%

还不是VIP/贵宾

-

威望
0
论坛币
11891 个
通用积分
112.3436
学术水平
31 点
热心指数
34 点
信用等级
26 点
经验
9282 点
帖子
202
精华
0
在线时间
367 小时
注册时间
2015-3-9
最后登录
2024-11-24

楼主
eastriver 发表于 2017-1-30 09:46:07 |AI写论文

+2 论坛币
k人 参与回答

经管之家送您一份

应届毕业生专属福利!

求职就业群
赵安豆老师微信:zhaoandou666

经管之家联合CDA

送您一个全额奖学金名额~ !

感谢您参与论坛问题回答

经管之家送您两个论坛币!

+2 论坛币

Previous work on the semantics of relaxed shared-memory concurrency has only considered the case in which each load reads the data of exactly one store. In practice, however, multiprocessors support mixed-size accesses, and these are used by systems software and (to some degree) exposed at the C/C++ language level. A semantic foundation for software, therefore, has to address them.

We investigate the mixed-size behaviour of ARMv8 and IBM POWER architectures and implementations: by experiment, by developing semantic models, by testing the correspondence between these, and by discussion with ARM and IBM staff. This turns out to be surprisingly subtle, and on the way we have to revisit the fundamental concepts of coherence and sequential consistency, which change in this setting. In particular, we show that adding a memory barrier between each instruction does not restore sequential consistency. We go on to extend the C/C++11 model to support non-atomic mixed-size memory accesses.

This is a necessary step towards semantics for real-world shared-memory concurrent code, beyond litmus tests.


Mixed-size concurrency ARM, POWER, C C 11, and SC.pdf (297.61 KB)


二维码

扫码加我 拉你入群

请注明:姓名-公司-职位

以便审核进群资格,未注明则拒绝

关键词:currency Mixed Power curr Ency foundation therefore software practice however

已有 1 人评分学术水平 热心指数 信用等级 收起 理由
沙耶加 + 3 + 3 + 3 精彩帖子

总评分: 学术水平 + 3  热心指数 + 3  信用等级 + 3   查看全部评分

您需要登录后才可以回帖 登录 | 我要注册

本版微信群
加好友,备注cda
拉您进交流群
GMT+8, 2026-1-30 05:20